Performance Evaluation of Superscalar Processor Architecture Through UML

Taskeen Zaidi¹ and Vipin Saxena²

Abstract - In the current scenario, most of the applications are based upon graphical user interface and dependent upon the object-oriented technology. Software Industries are interested to convert old structured based softwares into object-oriented based softwares and also to reduce the lines of the code of application for reduction in the execution time of application. Therefore, it is a big challenge to reduce the execution time of the application based upon the object-oriented technology. The present work deals with the reduction of execution time for the superscalar machine by the use of object-oriented approach. A well known modeling language i.e. Unified Modeling Language (UML) is used to model the superscalar pipeline architecture. UML class and sequence models are designed before computations of the execution time and computed results are depicted in the form of tables and graphs. The comparisons are also made by taking the two object-oriented programming languages.

Index Terms - Superscalar pipeline architecture, performance evaluation, class model, sequence model and unified modeling language.

1. INTRODUCTION

Pipelining is one of the important techniques which have been implemented to improve the performance of a processor. It allows the concurrent execution of several instructions. A task or program or process is divided into sequence of subtasks and each task is executed by a specialized hardware stage which operates concurrently with other stage in pipeline. There are several categories of pipeline like arithmetic pipeline, instruction pipeline, memory access pipeline and superscalar pipeline. Superscalar pipeline architecture can start two or more instructions in parallel in one core, and independent instructions may get executed out-of-order. For parallelism, scalability and programmability, [1] is an important release which describes these aspects with increasing system resources and accordingly to parallel, vector and scalar instructions. Mano [2] describes the computer organization and design as well as programming using basic components. Patterson and Hennessey [3] covers the most fundamental areas of computer architecture including recent technologies, like multicores and multiprocessors.

The depth treatment with the implemented details of pipelined processors and memory systems; the “micro architecture” of the modern computers and microprocessors by exploring the techniques for solving design problems inherent in computers with high level concurrency as the demand for a memory system with low latency and high bandwidth are described by Cragon and Saini [4,5].

Unified Modeling Language (UML) is a general purpose modeling language which is used to model various kinds of the research problem widely accepted by the software professionals and created by Object Management Group (OMG [6,7] and development stages are well explained by Booch et al. [8]. The fundamentals of UML using hands-on projects, drills and mastery checks which illustrates how to read, draw, and use this visual modeling language to create clear and effective blueprints for software development projects are explained by Roff [9]. UML is also used to model the concurrent distributed and real time applications which help the researchers to leverage the powerful flexibility and reliability of the system. UML also helps the designers at every stage of the analysis and design process and offers exceptional insight into dynamic modeling, concurrency and distributed applications designing and performance analysis of real time designs [10]. By using distributed computing, the performance of processors for different object-oriented software system framework has been measured by Saxena et al. [11]. They have chosen two types of object-oriented software system frameworks C# based on Microsoft.NET framework and Visual C++ based on Microsoft Foundation Classes (MFC) and computed the performance of these two object-oriented languages. The UML modeling for instruction pipeline design by two techniques i.e. data forwarding and without data forwarding are explained by Saxena and Raj [12]. The modeling and specification of floating point numbers are implemented by Boldo et al. [13]. It extends an existing tool for the verification of C programs, with the new notations specific to the floating point arithmetic. It also provides a way to perform the full formal proof by use of COQ proof assistant and an open framework which is implemented to other floating point models. But the main limitation is that it is applicable only to programs using basic. The IEEE standard is the most widely used standard for floating point and arithmetic representation. It is implemented on most of Central Processing Units (CPU’s) and Floating Points Units (FPU’s); explained with basic and extended floating point number formats, operations such as add, multiply, divide, square root, etc. It is also used to implement the conversion between integer and floating point formats, but, it does not specify the decimal strings and integers, interpretation of NAN’s and conversion of binary to decimal to and from extended format [14]. Saxena and Shrivastava [15] have attempted to increase the performance of arithmetic...
pipeline especially for floating point computations after designing the complete UML model of static arithmetic pipeline design. They presented UML diagrams to model the system architecture and timing behavior. Saxena and Shrivastava [16] also presented floating point computations by using nonlinear arithmetic pipelining for instruction coupled on Visual C++ and Visual C#. The computations are performed inside a loop by varying the number of repetition of terms for getting their sum. In the current scenario, distributed computing approach is most popular approach and in this regards, a comparative study of the distributed computing paradigms is presented in [17]. Quality of services is one of the major issue for the distributed computing applications and these are described by Mohan et al. [18] for the process centric development. The design patterns for the service oriented architecture implementation are described by Tere and Jhadav[19].

In the present work, UML is used to model class and sequence diagrams for superscalar pipeline architecture which can execute two or more instructions in parallel and authors evaluated the performance of the two object-oriented languages like Visual C++ and Visual C# and some of the important observations are recorded in the form of table and graphs.

2. BACKGROUND
2.1 Process Definition
Let us first explain the process which is considered as a program which is to be executed. It can be defined as a unit of work in modern time sharing systems. For defining the process processing element is needed to be defined as stereotype and is used to handle some modeling elements based on UML base classes. A UML Class for process is shown in figure1 and is identified by its own identification number represented as Process-id. The other attributes are Process-size for the size of a process; Process_in_time and Process_out_ time are for start at out time of the process. The attribute Process_priority controls the priority of the incoming process. These attributes work on the operations like Process_create(), Process_delete, Process_update, Process_join, Process_suspend, and Process_synchronize. The visibility modes along attribute and operation are also shown in the figure. A stereotype processing unit is also depicted in figure 2, the instance and multiple instances of class Process class are shown in Figures 3(a) and 3(b), respectively. The process may consist of segments of code whose identification numbers are generated; recorded into a list and granted processing unit as per the priority of that segment code behaving as a process. The segments may be synchronized with the processing unit as per the time of completion of that segment; therefore, multiple instances of a process are shown in figure 3(b).

2.2 Thread
A thread is defined to control a block of code that runs concurrently with other threads within same process. It is a sequential flow of instructions and it is considered as lightweight process. It is easily handled in object-oriented way.

Threads run simultaneously in process and can access the same object to implement their functionality.

<table>
<thead>
<tr>
<th>&lt;&lt;processing_unit&gt;&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>Process</td>
</tr>
<tr>
<td>+Process_id: integer</td>
</tr>
<tr>
<td>+Process_size: integer</td>
</tr>
<tr>
<td>+Process_in_time: string</td>
</tr>
<tr>
<td>+Process_out_time: string</td>
</tr>
<tr>
<td>+Process_priority: integer</td>
</tr>
<tr>
<td>+Process_create()</td>
</tr>
<tr>
<td>+Process_delete()</td>
</tr>
<tr>
<td>+Process_update()</td>
</tr>
<tr>
<td>+Process_join()</td>
</tr>
<tr>
<td>+Process_suspend()</td>
</tr>
<tr>
<td>+Process_synchronize()</td>
</tr>
</tbody>
</table>

**Figure 1: UML class diagram of a process**

**Base Class**

<table>
<thead>
<tr>
<th>&lt;&lt;Stereotype&gt;&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>processing_unit</td>
</tr>
<tr>
<td>Process_id: integer</td>
</tr>
<tr>
<td>Process_type: string</td>
</tr>
<tr>
<td>Process_cardinality: integer</td>
</tr>
</tbody>
</table>

**Figure 2: UML class for processing unit**

3(a) || 3(b)  
:---: | :---:  
 Figure 3a: Single instance, Figure 3b: Multiple instances

In the current scenario, most of the window based applications are based upon the thread concept as system supports synchronization of sub tasks of a process. Threads are initialized and after the use these are automatically destroyed, therefore, it has a life cycle. Object-oriented representation of thread is shown below in figure 4, in which it is identified by an attribute called as Thread_id. The other attributes associated with thread and thread operations are also shown below in the figure 4.
2.3 Superscalar Processor Architecture

Superscalar processor architecture has a versatile design with the two pipelines and can issue the instructions per cycle, if there is no resource conflict and no data dependence problem. Both pipelines have four processing stages namely fetch, decode, execute and store. Each pipeline has its own fetch, decode, execute and store unit. The two store units can be dynamically used by the two pipelines, depending upon its availability at particular cycle. It has four functional unit adder, multiplier, logic and load unit. These all functional units are shared by pipelines on dynamic basis. There is a lookahead window with its own fetch and decoding logic. Lookahead window is used in case of out of order instruction to achieve better pipeline throughput.

3. UML MODELING FOR SUPER SCALAR PIPELINE DESIGN

3.1 UML Class Diagram

The figure 5 shows the architectural model of superscalar processor. The class process interacts directly with PEC which executes the assigned task. The PEC controlled the process by exchanging message between classes processor and memory. The processor class has two cores i.e. Core1 and Core2 and each core has many components which help in process execution as shown in figure.

In this figure, class L2_cache is shared by two cores and caches instruction through the class I Cache whereas D_cache caches the data, which itself is subclass of L1_cache. The class ALU computes integer arithmetic and logical operations; FPU is used for floating point operations as shown in figure. SU is used for storing the outputs. FPU class contains four classes as namely Adder, Multiplier, Logic and Load unit.

3.2 UML Sequence Diagram

The UML Sequence diagram represents the dynamic behavior of system in which objects are interacted with the help of message communications. The vertical line shows the life line of object or dynamic representation of system, a UML sequence diagram is shown in figure 6 for process execution in Superscalar pipeline architecture.
4. EXPERIMENTAL STUDY

On the basis of above object-oriented design, let us consider the two object oriented languages i.e. VC++ and VC# which work on the.Net platform. For these two programming languages, a relative performance of the superscalar processor is computed. In the computation, let us consider \( N \) are the independent instructions which can be executed in parallel through pipeline method and \( k \) is taken as the time required to execute instructions through \( m \) pipeline simultaneously, then the ideal time required by scalar base machine is
\[
T(1,1) = k + N - 1 \quad \text{(i)}
\]
The ideal execution time is computed by
\[
T(m,1) = k + (N-m)/m \quad \text{(ii)}
\]
The computations for ideal execution time are done by taking lines of code varying from \( 10^2 \) to \( 10^5 \) and these instructions are considered by increasing the size of loop. Execution time is computed by taking average of five runs and results are depicted in the table1. As expected lines of code are increasing, execution time is also increasing but if one compares VC++ and VC#, for long computations in milliseconds, it is observed that VC++ takes lesser time in computation than VC#.

5. CONCLUSION

From the above work, it is concluded that UML is powerful modeling language accepted by software Professionals and also used to represent hardware architecture problems. For the long computations, software professionals are facing the problems for selection of best object oriented Programming language which works well on any kinds of processor architecture. Therefore, superscalar processor architecture is modeled by the use of UML classes and experimental results are performed by taking two object-oriented programming language like Visual C++ and Visual C# and concluded that Visual C++ is better in comparison to Visual C# as one is performing the long computations.

REFERENCES


Figure 7: Comparisons for $10^2$ and $10^3$ Lines of Code

Figure 8: Comparisons for $10^3$ and $10^5$ Lines of Code
<table>
<thead>
<tr>
<th>Lines of Code</th>
<th>(10^2)</th>
<th>(10^3)</th>
<th>(10^4)</th>
<th>(10^5)</th>
<th>(10^2)</th>
<th>(10^3)</th>
<th>(10^4)</th>
<th>(10^5)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Execution Time (in Milli Seconds)</td>
<td>14.05</td>
<td>92.005</td>
<td>889.0005</td>
<td>8952.00005</td>
<td>14.05</td>
<td>108.005</td>
<td>920.0005</td>
<td>9233.00005</td>
</tr>
<tr>
<td></td>
<td>14.05</td>
<td>109.005</td>
<td>889.0005</td>
<td>8967.00005</td>
<td>14.05</td>
<td>108.005</td>
<td>936.0005</td>
<td>9170.00005</td>
</tr>
<tr>
<td></td>
<td>14.05</td>
<td>108.005</td>
<td>874.0005</td>
<td>8780.00005</td>
<td>14.05</td>
<td>108.005</td>
<td>920.0005</td>
<td>9264.00005</td>
</tr>
<tr>
<td></td>
<td>14.05</td>
<td>93.005</td>
<td>890.0005</td>
<td>8796.00005</td>
<td>14.05</td>
<td>108.005</td>
<td>920.0005</td>
<td>9249.00005</td>
</tr>
<tr>
<td></td>
<td>14.05</td>
<td>108.005</td>
<td>905.0005</td>
<td>8812.00005</td>
<td>14.05</td>
<td>108.005</td>
<td>936.0005</td>
<td>9280.00005</td>
</tr>
<tr>
<td>Average Execution Time</td>
<td>14.05</td>
<td>102.005</td>
<td>889.4005</td>
<td>8861.40005</td>
<td>14.05</td>
<td>108.005</td>
<td>926.40005</td>
<td>9239.20005</td>
</tr>
</tbody>
</table>

Table 1: Ideal execution time for superscalar processor